We will be doing physical design for an ALU module with functionalities such as multiplication, subtraction, addition, decrement and increment. We will use an already synthesized Verilog netlist for this. The steps to do the physical design are described as follows

#### **Design import**



#### Floor planning



#### **Defining die boundary:**





#### **Creating pins**





# Creating power mesh



## **Placement:**



## Zoomed view:



# Clock tree synthesis and nano routing



Adding filler cells and metal filling



## **Zoomed view:**



## **Exporting data**





#### DRC error check

```
Outputting Results ...
0(s) REAL = 2(s) REAL = 1(s) REAL = 0(s) REAL = 1(s) REAL = 1(s) REAL = 0(s) R
       ONE LAYER BOOLEAN: Cumulative Time CPU =
       TWO LAYER BOOLEAN: Cumulative Time CPU =
                                                                                                                                                                                     3(s)
  POLYGON TOPOLOGICAL: Cumulative Time CPU =
                                                                                                                                                                                     1(s)
   POLYGON MEASUREMENT: Cumulative Time CPU =
                                                                                                                                                                                      0(s)
                                      SIZE: Cumulative Time CPU =
                                                                                                                                                                                      2(s)
          EDGE TOPOLOGICAL: Cumulative Time CPU =
                                                                                                                                                                                      1(s)
          EDGE MEASUREMENT: Cumulative Time CPU =
                                                                                                                                                                                      0(s)
                                                                                                                               0(s) REAL = 2(s) REAL =
                                      STAMP: Cumulative Time CPU =
                                                                                                                                                                                     0(s)
                  ONE LAYER DRC: Cumulative Time CPU =
                                                                                                                                                                                      2(s)
                                                                                                                                5(s) REAL =
0(s) REAL =
                  TWO LAYER DRC: Cumulative Time CPU =
                                                                                                                                                                                     5 (s)
                             NET AREA: Cumulative Time CPU =
                                                                                                                                                                                      0(s)
                                 DENSITY: Cumulative Time CPU =
                                                                                                                                0(s) REAL =
                                                                                                                                                                                     0(s)
                  MISCELLANEOUS: Cumulative Time CPU =
                                                                                                                                    2(s) REAL =
                               CONNECT: Cumulative Time CPU =
                                                                                                                                0(s) REAL =
                                                                                                                                                                                      0(s)
                                                                                                                                0(s) REAL =
0(s) REAL =
                                   DEVICE: Cumulative Time CPU =
                                                                                                                                                                                     0(s)
                                       ERC: Cumulative Time CPU =
                                                                                                                                                                                     0(s)
                   PATTERN MATCH: Cumulative Time CPU =
                                                                                                                               0(s) REAL = 0(s) REAL =
                                                                                                                                                                                     0(s)
                              DFM FILL: Cumulative Time CPU =
                                                                                                                                                                                     0 (s)
Total CPU Time
                                                                                      : 16(s)
Total Real Time
                                                                                      : 33(M)
Peak Memory Used
Total Original Geometry
                                                                                      : 42401 (391995)
Total DRC RuleChecks
                                                                                      : 562
                                                                                      : D (D)
Total DRC Results
Summary can be found in file alu.sum
ASCII report database is /home/vlsi05/cds_digital_exp4/alu.drc_errors.ascii
Checking in all SoftShare licenses.
```

Design Rule Check Finished Normally. Mon Nov 4 15:53:00 2024